1 /*
2  * This file is auto-generated. Modifications will be lost.
3  *
4  * See https://android.googlesource.com/platform/bionic/+/master/libc/kernel/
5  * for more information.
6  */
7 #ifndef _DRM_MODE_H
8 #define _DRM_MODE_H
9 #include "drm.h"
10 #ifdef __cplusplus
11 extern "C" {
12 #endif
13 #define DRM_DISPLAY_INFO_LEN 32
14 #define DRM_CONNECTOR_NAME_LEN 32
15 #define DRM_DISPLAY_MODE_LEN 32
16 #define DRM_PROP_NAME_LEN 32
17 #define DRM_MODE_TYPE_BUILTIN (1 << 0)
18 #define DRM_MODE_TYPE_CLOCK_C ((1 << 1) | DRM_MODE_TYPE_BUILTIN)
19 #define DRM_MODE_TYPE_CRTC_C ((1 << 2) | DRM_MODE_TYPE_BUILTIN)
20 #define DRM_MODE_TYPE_PREFERRED (1 << 3)
21 #define DRM_MODE_TYPE_DEFAULT (1 << 4)
22 #define DRM_MODE_TYPE_USERDEF (1 << 5)
23 #define DRM_MODE_TYPE_DRIVER (1 << 6)
24 #define DRM_MODE_TYPE_ALL (DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_USERDEF | DRM_MODE_TYPE_DRIVER)
25 #define DRM_MODE_FLAG_PHSYNC (1 << 0)
26 #define DRM_MODE_FLAG_NHSYNC (1 << 1)
27 #define DRM_MODE_FLAG_PVSYNC (1 << 2)
28 #define DRM_MODE_FLAG_NVSYNC (1 << 3)
29 #define DRM_MODE_FLAG_INTERLACE (1 << 4)
30 #define DRM_MODE_FLAG_DBLSCAN (1 << 5)
31 #define DRM_MODE_FLAG_CSYNC (1 << 6)
32 #define DRM_MODE_FLAG_PCSYNC (1 << 7)
33 #define DRM_MODE_FLAG_NCSYNC (1 << 8)
34 #define DRM_MODE_FLAG_HSKEW (1 << 9)
35 #define DRM_MODE_FLAG_BCAST (1 << 10)
36 #define DRM_MODE_FLAG_PIXMUX (1 << 11)
37 #define DRM_MODE_FLAG_DBLCLK (1 << 12)
38 #define DRM_MODE_FLAG_CLKDIV2 (1 << 13)
39 #define DRM_MODE_FLAG_3D_MASK (0x1f << 14)
40 #define DRM_MODE_FLAG_3D_NONE (0 << 14)
41 #define DRM_MODE_FLAG_3D_FRAME_PACKING (1 << 14)
42 #define DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE (2 << 14)
43 #define DRM_MODE_FLAG_3D_LINE_ALTERNATIVE (3 << 14)
44 #define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL (4 << 14)
45 #define DRM_MODE_FLAG_3D_L_DEPTH (5 << 14)
46 #define DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH (6 << 14)
47 #define DRM_MODE_FLAG_3D_TOP_AND_BOTTOM (7 << 14)
48 #define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF (8 << 14)
49 #define DRM_MODE_PICTURE_ASPECT_NONE 0
50 #define DRM_MODE_PICTURE_ASPECT_4_3 1
51 #define DRM_MODE_PICTURE_ASPECT_16_9 2
52 #define DRM_MODE_PICTURE_ASPECT_64_27 3
53 #define DRM_MODE_PICTURE_ASPECT_256_135 4
54 #define DRM_MODE_CONTENT_TYPE_NO_DATA 0
55 #define DRM_MODE_CONTENT_TYPE_GRAPHICS 1
56 #define DRM_MODE_CONTENT_TYPE_PHOTO 2
57 #define DRM_MODE_CONTENT_TYPE_CINEMA 3
58 #define DRM_MODE_CONTENT_TYPE_GAME 4
59 #define DRM_MODE_FLAG_PIC_AR_MASK (0x0F << 19)
60 #define DRM_MODE_FLAG_PIC_AR_NONE (DRM_MODE_PICTURE_ASPECT_NONE << 19)
61 #define DRM_MODE_FLAG_PIC_AR_4_3 (DRM_MODE_PICTURE_ASPECT_4_3 << 19)
62 #define DRM_MODE_FLAG_PIC_AR_16_9 (DRM_MODE_PICTURE_ASPECT_16_9 << 19)
63 #define DRM_MODE_FLAG_PIC_AR_64_27 (DRM_MODE_PICTURE_ASPECT_64_27 << 19)
64 #define DRM_MODE_FLAG_PIC_AR_256_135 (DRM_MODE_PICTURE_ASPECT_256_135 << 19)
65 #define DRM_MODE_FLAG_SUPPORTS_RGB (1 << 27)
66 #define DRM_MODE_FLAG_SUPPORTS_YUV (1 << 28)
67 #define DRM_MODE_FLAG_VID_MODE_PANEL (1 << 29)
68 #define DRM_MODE_FLAG_CMD_MODE_PANEL (1 << 30)
69 #define DRM_MODE_FLAG_SEAMLESS (1 << 31)
70 #define DRM_MODE_FLAG_ALL (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLSCAN | DRM_MODE_FLAG_CSYNC | DRM_MODE_FLAG_PCSYNC | DRM_MODE_FLAG_NCSYNC | DRM_MODE_FLAG_HSKEW | DRM_MODE_FLAG_DBLCLK | DRM_MODE_FLAG_CLKDIV2 | DRM_MODE_FLAG_SUPPORTS_RGB | DRM_MODE_FLAG_SUPPORTS_YUV | DRM_MODE_FLAG_VID_MODE_PANEL | DRM_MODE_FLAG_CMD_MODE_PANEL | DRM_MODE_FLAG_3D_MASK)
71 #define DRM_MODE_DPMS_ON 0
72 #define DRM_MODE_DPMS_STANDBY 1
73 #define DRM_MODE_DPMS_SUSPEND 2
74 #define DRM_MODE_DPMS_OFF 3
75 #define DRM_MODE_SCALE_NONE 0
76 #define DRM_MODE_SCALE_FULLSCREEN 1
77 #define DRM_MODE_SCALE_CENTER 2
78 #define DRM_MODE_SCALE_ASPECT 3
79 #define DRM_MODE_DITHERING_OFF 0
80 #define DRM_MODE_DITHERING_ON 1
81 #define DRM_MODE_DITHERING_AUTO 2
82 #define DRM_MODE_DIRTY_OFF 0
83 #define DRM_MODE_DIRTY_ON 1
84 #define DRM_MODE_DIRTY_ANNOTATE 2
85 #define DRM_MODE_LINK_STATUS_GOOD 0
86 #define DRM_MODE_LINK_STATUS_BAD 1
87 #define DRM_MODE_ROTATE_0 (1 << 0)
88 #define DRM_MODE_ROTATE_90 (1 << 1)
89 #define DRM_MODE_ROTATE_180 (1 << 2)
90 #define DRM_MODE_ROTATE_270 (1 << 3)
91 #define DRM_MODE_ROTATE_MASK (DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270)
92 #define DRM_MODE_REFLECT_X (1 << 4)
93 #define DRM_MODE_REFLECT_Y (1 << 5)
94 #define DRM_MODE_REFLECT_MASK (DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y)
95 #define DRM_MODE_CONTENT_PROTECTION_UNDESIRED 0
96 #define DRM_MODE_CONTENT_PROTECTION_DESIRED 1
97 #define DRM_MODE_CONTENT_PROTECTION_ENABLED 2
98 struct drm_mode_modeinfo {
99   __u32 clock;
100   __u16 hdisplay;
101   __u16 hsync_start;
102   __u16 hsync_end;
103   __u16 htotal;
104   __u16 hskew;
105   __u16 vdisplay;
106   __u16 vsync_start;
107   __u16 vsync_end;
108   __u16 vtotal;
109   __u16 vscan;
110   __u32 vrefresh;
111   __u32 flags;
112   __u32 type;
113   char name[DRM_DISPLAY_MODE_LEN];
114 };
115 struct drm_mode_card_res {
116   __u64 fb_id_ptr;
117   __u64 crtc_id_ptr;
118   __u64 connector_id_ptr;
119   __u64 encoder_id_ptr;
120   __u32 count_fbs;
121   __u32 count_crtcs;
122   __u32 count_connectors;
123   __u32 count_encoders;
124   __u32 min_width;
125   __u32 max_width;
126   __u32 min_height;
127   __u32 max_height;
128 };
129 struct drm_mode_crtc {
130   __u64 set_connectors_ptr;
131   __u32 count_connectors;
132   __u32 crtc_id;
133   __u32 fb_id;
134   __u32 x;
135   __u32 y;
136   __u32 gamma_size;
137   __u32 mode_valid;
138   struct drm_mode_modeinfo mode;
139 };
140 #define DRM_MODE_PRESENT_TOP_FIELD (1 << 0)
141 #define DRM_MODE_PRESENT_BOTTOM_FIELD (1 << 1)
142 struct drm_mode_set_plane {
143   __u32 plane_id;
144   __u32 crtc_id;
145   __u32 fb_id;
146   __u32 flags;
147   __s32 crtc_x;
148   __s32 crtc_y;
149   __u32 crtc_w;
150   __u32 crtc_h;
151   __u32 src_x;
152   __u32 src_y;
153   __u32 src_h;
154   __u32 src_w;
155 };
156 struct drm_mode_get_plane {
157   __u32 plane_id;
158   __u32 crtc_id;
159   __u32 fb_id;
160   __u32 possible_crtcs;
161   __u32 gamma_size;
162   __u32 count_format_types;
163   __u64 format_type_ptr;
164 };
165 struct drm_mode_get_plane_res {
166   __u64 plane_id_ptr;
167   __u32 count_planes;
168 };
169 #define DRM_MODE_ENCODER_NONE 0
170 #define DRM_MODE_ENCODER_DAC 1
171 #define DRM_MODE_ENCODER_TMDS 2
172 #define DRM_MODE_ENCODER_LVDS 3
173 #define DRM_MODE_ENCODER_TVDAC 4
174 #define DRM_MODE_ENCODER_VIRTUAL 5
175 #define DRM_MODE_ENCODER_DSI 6
176 #define DRM_MODE_ENCODER_DPMST 7
177 #define DRM_MODE_ENCODER_DPI 8
178 struct drm_mode_get_encoder {
179   __u32 encoder_id;
180   __u32 encoder_type;
181   __u32 crtc_id;
182   __u32 possible_crtcs;
183   __u32 possible_clones;
184 };
185 enum drm_mode_subconnector {
186   DRM_MODE_SUBCONNECTOR_Automatic = 0,
187   DRM_MODE_SUBCONNECTOR_Unknown = 0,
188   DRM_MODE_SUBCONNECTOR_DVID = 3,
189   DRM_MODE_SUBCONNECTOR_DVIA = 4,
190   DRM_MODE_SUBCONNECTOR_Composite = 5,
191   DRM_MODE_SUBCONNECTOR_SVIDEO = 6,
192   DRM_MODE_SUBCONNECTOR_Component = 8,
193   DRM_MODE_SUBCONNECTOR_SCART = 9,
194 };
195 #define DRM_MODE_CONNECTOR_Unknown 0
196 #define DRM_MODE_CONNECTOR_VGA 1
197 #define DRM_MODE_CONNECTOR_DVII 2
198 #define DRM_MODE_CONNECTOR_DVID 3
199 #define DRM_MODE_CONNECTOR_DVIA 4
200 #define DRM_MODE_CONNECTOR_Composite 5
201 #define DRM_MODE_CONNECTOR_SVIDEO 6
202 #define DRM_MODE_CONNECTOR_LVDS 7
203 #define DRM_MODE_CONNECTOR_Component 8
204 #define DRM_MODE_CONNECTOR_9PinDIN 9
205 #define DRM_MODE_CONNECTOR_DisplayPort 10
206 #define DRM_MODE_CONNECTOR_HDMIA 11
207 #define DRM_MODE_CONNECTOR_HDMIB 12
208 #define DRM_MODE_CONNECTOR_TV 13
209 #define DRM_MODE_CONNECTOR_eDP 14
210 #define DRM_MODE_CONNECTOR_VIRTUAL 15
211 #define DRM_MODE_CONNECTOR_DSI 16
212 #define DRM_MODE_CONNECTOR_DPI 17
213 #define DRM_MODE_CONNECTOR_WRITEBACK 18
214 struct drm_mode_get_connector {
215   __u64 encoders_ptr;
216   __u64 modes_ptr;
217   __u64 props_ptr;
218   __u64 prop_values_ptr;
219   __u32 count_modes;
220   __u32 count_props;
221   __u32 count_encoders;
222   __u32 encoder_id;
223   __u32 connector_id;
224   __u32 connector_type;
225   __u32 connector_type_id;
226   __u32 connection;
227   __u32 mm_width;
228   __u32 mm_height;
229   __u32 subpixel;
230   __u32 pad;
231 };
232 #define DRM_MODE_PROP_PENDING (1 << 0)
233 #define DRM_MODE_PROP_RANGE (1 << 1)
234 #define DRM_MODE_PROP_IMMUTABLE (1 << 2)
235 #define DRM_MODE_PROP_ENUM (1 << 3)
236 #define DRM_MODE_PROP_BLOB (1 << 4)
237 #define DRM_MODE_PROP_BITMASK (1 << 5)
238 #define DRM_MODE_PROP_LEGACY_TYPE (DRM_MODE_PROP_RANGE | DRM_MODE_PROP_ENUM | DRM_MODE_PROP_BLOB | DRM_MODE_PROP_BITMASK)
239 #define DRM_MODE_PROP_EXTENDED_TYPE 0x0000ffc0
240 #define DRM_MODE_PROP_TYPE(n) ((n) << 6)
241 #define DRM_MODE_PROP_OBJECT DRM_MODE_PROP_TYPE(1)
242 #define DRM_MODE_PROP_SIGNED_RANGE DRM_MODE_PROP_TYPE(2)
243 #define DRM_MODE_PROP_ATOMIC 0x80000000
244 struct drm_mode_property_enum {
245   __u64 value;
246   char name[DRM_PROP_NAME_LEN];
247 };
248 struct drm_mode_get_property {
249   __u64 values_ptr;
250   __u64 enum_blob_ptr;
251   __u32 prop_id;
252   __u32 flags;
253   char name[DRM_PROP_NAME_LEN];
254   __u32 count_values;
255   __u32 count_enum_blobs;
256 };
257 struct drm_mode_connector_set_property {
258   __u64 value;
259   __u32 prop_id;
260   __u32 connector_id;
261 };
262 #define DRM_MODE_OBJECT_CRTC 0xcccccccc
263 #define DRM_MODE_OBJECT_CONNECTOR 0xc0c0c0c0
264 #define DRM_MODE_OBJECT_ENCODER 0xe0e0e0e0
265 #define DRM_MODE_OBJECT_MODE 0xdededede
266 #define DRM_MODE_OBJECT_PROPERTY 0xb0b0b0b0
267 #define DRM_MODE_OBJECT_FB 0xfbfbfbfb
268 #define DRM_MODE_OBJECT_BLOB 0xbbbbbbbb
269 #define DRM_MODE_OBJECT_PLANE 0xeeeeeeee
270 #define DRM_MODE_OBJECT_ANY 0
271 struct drm_mode_obj_get_properties {
272   __u64 props_ptr;
273   __u64 prop_values_ptr;
274   __u32 count_props;
275   __u32 obj_id;
276   __u32 obj_type;
277 };
278 struct drm_mode_obj_set_property {
279   __u64 value;
280   __u32 prop_id;
281   __u32 obj_id;
282   __u32 obj_type;
283 };
284 struct drm_mode_get_blob {
285   __u32 blob_id;
286   __u32 length;
287   __u64 data;
288 };
289 struct drm_mode_fb_cmd {
290   __u32 fb_id;
291   __u32 width;
292   __u32 height;
293   __u32 pitch;
294   __u32 bpp;
295   __u32 depth;
296   __u32 handle;
297 };
298 #define DRM_MODE_FB_INTERLACED (1 << 0)
299 #define DRM_MODE_FB_MODIFIERS (1 << 1)
300 #define DRM_MODE_FB_SECURE (1 << 2)
301 struct drm_mode_fb_cmd2 {
302   __u32 fb_id;
303   __u32 width;
304   __u32 height;
305   __u32 pixel_format;
306   __u32 flags;
307   __u32 handles[4];
308   __u32 pitches[4];
309   __u32 offsets[4];
310   __u64 modifier[4];
311 };
312 #define DRM_MODE_FB_DIRTY_ANNOTATE_COPY 0x01
313 #define DRM_MODE_FB_DIRTY_ANNOTATE_FILL 0x02
314 #define DRM_MODE_FB_DIRTY_FLAGS 0x03
315 #define DRM_MODE_FB_DIRTY_MAX_CLIPS 256
316 struct drm_mode_fb_dirty_cmd {
317   __u32 fb_id;
318   __u32 flags;
319   __u32 color;
320   __u32 num_clips;
321   __u64 clips_ptr;
322 };
323 struct drm_mode_mode_cmd {
324   __u32 connector_id;
325   struct drm_mode_modeinfo mode;
326 };
327 #define DRM_MODE_CURSOR_BO 0x01
328 #define DRM_MODE_CURSOR_MOVE 0x02
329 #define DRM_MODE_CURSOR_FLAGS 0x03
330 struct drm_mode_cursor {
331   __u32 flags;
332   __u32 crtc_id;
333   __s32 x;
334   __s32 y;
335   __u32 width;
336   __u32 height;
337   __u32 handle;
338 };
339 struct drm_mode_cursor2 {
340   __u32 flags;
341   __u32 crtc_id;
342   __s32 x;
343   __s32 y;
344   __u32 width;
345   __u32 height;
346   __u32 handle;
347   __s32 hot_x;
348   __s32 hot_y;
349 };
350 struct drm_mode_crtc_lut {
351   __u32 crtc_id;
352   __u32 gamma_size;
353   __u64 red;
354   __u64 green;
355   __u64 blue;
356 };
357 struct drm_color_ctm {
358   __u64 matrix[9];
359 };
360 struct drm_color_lut {
361   __u16 red;
362   __u16 green;
363   __u16 blue;
364   __u16 reserved;
365 };
366 #define DRM_MODE_PAGE_FLIP_EVENT 0x01
367 #define DRM_MODE_PAGE_FLIP_ASYNC 0x02
368 #define DRM_MODE_PAGE_FLIP_TARGET_ABSOLUTE 0x4
369 #define DRM_MODE_PAGE_FLIP_TARGET_RELATIVE 0x8
370 #define DRM_MODE_PAGE_FLIP_TARGET (DRM_MODE_PAGE_FLIP_TARGET_ABSOLUTE | DRM_MODE_PAGE_FLIP_TARGET_RELATIVE)
371 #define DRM_MODE_PAGE_FLIP_FLAGS (DRM_MODE_PAGE_FLIP_EVENT | DRM_MODE_PAGE_FLIP_ASYNC | DRM_MODE_PAGE_FLIP_TARGET)
372 struct drm_mode_crtc_page_flip {
373   __u32 crtc_id;
374   __u32 fb_id;
375   __u32 flags;
376   __u32 reserved;
377   __u64 user_data;
378 };
379 struct drm_mode_crtc_page_flip_target {
380   __u32 crtc_id;
381   __u32 fb_id;
382   __u32 flags;
383   __u32 sequence;
384   __u64 user_data;
385 };
386 struct drm_mode_create_dumb {
387   __u32 height;
388   __u32 width;
389   __u32 bpp;
390   __u32 flags;
391   __u32 handle;
392   __u32 pitch;
393   __u64 size;
394 };
395 struct drm_mode_map_dumb {
396   __u32 handle;
397   __u32 pad;
398   __u64 offset;
399 };
400 struct drm_mode_destroy_dumb {
401   __u32 handle;
402 };
403 #define DRM_MODE_ATOMIC_TEST_ONLY 0x0100
404 #define DRM_MODE_ATOMIC_NONBLOCK 0x0200
405 #define DRM_MODE_ATOMIC_ALLOW_MODESET 0x0400
406 #define DRM_MODE_ATOMIC_FLAGS (DRM_MODE_PAGE_FLIP_EVENT | DRM_MODE_PAGE_FLIP_ASYNC | DRM_MODE_ATOMIC_TEST_ONLY | DRM_MODE_ATOMIC_NONBLOCK | DRM_MODE_ATOMIC_ALLOW_MODESET)
407 struct drm_mode_atomic {
408   __u32 flags;
409   __u32 count_objs;
410   __u64 objs_ptr;
411   __u64 count_props_ptr;
412   __u64 props_ptr;
413   __u64 prop_values_ptr;
414   __u64 reserved;
415   __u64 user_data;
416 };
417 struct drm_format_modifier_blob {
418 #define FORMAT_BLOB_CURRENT 1
419   __u32 version;
420   __u32 flags;
421   __u32 count_formats;
422   __u32 formats_offset;
423   __u32 count_modifiers;
424   __u32 modifiers_offset;
425 };
426 struct drm_format_modifier {
427   __u64 formats;
428   __u32 offset;
429   __u32 pad;
430   __u64 modifier;
431 };
432 struct drm_mode_create_blob {
433   __u64 data;
434   __u32 length;
435   __u32 blob_id;
436 };
437 struct drm_mode_destroy_blob {
438   __u32 blob_id;
439 };
440 struct drm_mode_create_lease {
441   __u64 object_ids;
442   __u32 object_count;
443   __u32 flags;
444   __u32 lessee_id;
445   __u32 fd;
446 };
447 struct drm_mode_list_lessees {
448   __u32 count_lessees;
449   __u32 pad;
450   __u64 lessees_ptr;
451 };
452 struct drm_mode_get_lease {
453   __u32 count_objects;
454   __u32 pad;
455   __u64 objects_ptr;
456 };
457 struct drm_mode_revoke_lease {
458   __u32 lessee_id;
459 };
460 #ifdef __cplusplus
461 }
462 #endif
463 #endif
464